74HC164S14-13

Diodes Incorporated
621-74HC164S14-13
74HC164S14-13

Mfr.:

Description:
Counter Shift Registers 8-Bit Shift Register Logic HC SO-14

ECAD Model:
Download the free Library Loader to convert this file for your ECAD Tool. Learn more about the ECAD Model.

In Stock: 1,258

Stock:
1,258 Can Dispatch Immediately
Factory Lead Time:
12 Weeks Estimated factory production time for quantities greater than shown.
Minimum: 1   Multiples: 1
Unit Price:
£-.--
Ext. Price:
£-.--
Est. Tariff:
Packaging:
Full Reel (Order in multiples of 2500)

Pricing (GBP)

Qty. Unit Price
Ext. Price
Cut Tape / MouseReel™
£0.526 £0.53
£0.317 £3.17
£0.272 £6.80
£0.213 £21.30
£0.177 £44.25
£0.148 £74.00
£0.133 £133.00
Full Reel (Order in multiples of 2500)
£0.113 £282.50
£0.096 £720.00
† A MouseReel™ fee of £3.50 will be added and calculated in your basket. All MouseReel™ orders are non-cancellable and non-returnable.

Product Attribute Attribute Value Select Attribute
Diodes Incorporated
Product Category: Counter Shift Registers
RoHS:  
8 bit
SOIC-14
HC
Parallel
51 ns
2 V
6 V
- 40 C
+ 125 C
Reel
Cut Tape
MouseReel
Brand: Diodes Incorporated
Input Type: Serial
Mounting Style: SMD/SMT
Operating Supply Voltage: 4.5 V
Product Type: Counter Shift Registers
Series: 74HC164
Factory Pack Quantity: 2500
Subcategory: Logic ICs
Triggering Type: Positive-Edge
Unit Weight: 259.200 mg
Products found:
To show similar products, select at least one checkbox
Select at least one checkbox above to show similar products in this category.
Attributes selected: 0

CNHTS:
8542399000
CAHTS:
8542390000
USHTS:
8542390090
JPHTS:
854239099
TARIC:
8542399000
MXHTS:
8542399999
ECCN:
EAR99

74AHC164 & 74HC164 Serial Shift Registers

Diodes Inc. 74AHC164 & 74HC164 are serial input 8-bit edge-triggered shift registers that have outputs from each of eight stages. The serial input data is entered at pin SDA or pin SDB as these are logically ANDED. Either input could be used as an active HIGH enable with data entry on the other pin. If a single input is desired, the pins can be tied together or the unused input can be tied HIGH. Data is shifted into Q0 from the serial input pins on each LOW to HIGH transition of the CP pin. Also during the CP edge, the data is transferred from each Qn to Qn+1. The serial data on pins DSA and DSB must be stable before and after the CP rising edge to meet the set-up and hold timing requirements. When asserted LOW the Master Reset (MR) pin sets all Qn to LOW. This action does not depend on the condition of serial input or clock pins. The MR must be asserted HIGH for a recovery time before the next CP positive edge pulse.