# Octal D Flip-Flop with Common Clock and Reset # **High-Performance Silicon-Gate CMOS** The MC74HC273A is identical in pinout to the LS273. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LSTTL outputs. This device consists of eight D flip-flops with common Clock and Reset inputs. Each flip-flop is loaded with a low-to-high transition of the Clock input. Reset is asynchronous and active low. #### **Features** - Output Drive Capability: 10 LSTTL Loads - Outputs Directly Interface to CMOS, NMOS and TTL - Operating Voltage Range: 2.0 to 6.0 V - Low Input Current: 1.0 μA - High Noise Immunity Characteristic of CMOS Devices - In Compliance with the Requirements Defined by JEDEC Standard No. 7 A - Chip Complexity: 264 FETs or 66 Equivalent Gates - These Devices are Pb-Free, Halogen Free and are RoHS Compliant - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable #### ON Semiconductor® http://onsemi.com #### MARKING DIAGRAMS PDIP-20 N SUFFIX CASE 738 20 AAAAAAAAAAA MC74HC273AN O AWLYYWWG VVVVVVVVVVVVV SOIC-20 DW SUFFIX CASE 751D TSSOP-20 DT SUFFIX CASE 948E SOEIAJ-20 F SUFFIX CASE 967 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G or ■ = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet. #### **LOGIC DIAGRAM** 2 Q0 D0 3 5 Q1 D1 4 6 Q2 9 Q3 DATA **NONINVERTING INPUTS** <u>12</u> Q4 OUTPUTS 15 Q5 D6 <u>17</u> 16 Q6 D7 18 <u>19</u> Q7 CLOCK 11 PIN 20 = V<sub>CC</sub> PIN 10 = GND RESET 1 | Q0 [ | 2 | 19 | ] Q7 | | | | | | |-----------------------|----|----|-------|--|--|--|--|--| | D0 [ | 3 | 18 | ] D7 | | | | | | | D1 [ | 4 | 17 | ] D6 | | | | | | | Q1 [ | 5 | 16 | ] Q6 | | | | | | | Q2 [ | 6 | 15 | ] Q5 | | | | | | | D2 [ | 7 | 14 | ] D5 | | | | | | | D3 [ | 8 | 13 | ] D4 | | | | | | | Q3 [ | 9 | 12 | □ Q4 | | | | | | | GND [ | 10 | 11 | СГОСК | | | | | | | | | | | | | | | | | <b>FUNCTION TABLE</b> | | | | | | | | | **PIN ASSIGNMENT** 20 V<sub>CC</sub> RESET [ 1● | | Inputs | Output | | |-------|--------|--------|-----------| | Reset | Clock | D | Ø | | L | Х | Х | L | | Н | | Н | Н | | Н | | L | L | | Н | L | Х | No Change | | Н | ~ | Χ | No Change | | Design Criteria | Value | Units | |---------------------------------|-------|-------| | Internal Gate Count* | 66 | ea | | Internal Gate Propagation Delay | 1.5 | ns | | Internal Gate Power Dissipation | 5.0 | μW | | Speed Power Product | .0075 | рЈ | <sup>\*</sup>Equivalent to a two-input NAND gate. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------------|---------------------------|-----------------------| | MC74HC273ANG | PDIP-20<br>(Pb-Free) | 18 Units / Rail | | MC74HC273ADWG | SOIC-20 WIDE<br>(Pb-Free) | 38 Units / Rail | | MC74HC273ADWR2G | SOIC-20 WIDE<br>(Pb-Free) | 1000 Tape & Reel | | MC74HC273ADTG | TSSOP-20<br>(Pb-Free) | 75 Units / Rail | | MC74HC273ADTR2G | TSSOP-20 | 2500 Tape & Reel | | NLV74HC273ADTR2G* | (Pb-Free) | | | MC74HC273AFG | SOEIAJ-20<br>(Pb-Free) | 40 Units / Rail | | MC74HC273AFELG | SOEIAJ-20<br>(Pb-Free) | 2000 Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. <sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------------------------|--------------------------------|------| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | - 0.5 to + 7.0 | V | | V <sub>in</sub> | DC Input Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | V <sub>out</sub> | DC Output Voltage (Referenced to GND) | - 0.5 to V <sub>CC</sub> + 0.5 | V | | l <sub>in</sub> | DC Input Current, per Pin | ± 20 | mA | | I <sub>out</sub> | DC Output Current, per Pin | ± 25 | mA | | I <sub>CC</sub> | DC Supply Current, V <sub>CC</sub> and GND Pins | ± 50 | mA | | P <sub>D</sub> | Power Dissipation in Still Air, Plastic DIP† SOIC Package† TSSOP Package† | 750<br>500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds<br>Plastic DIP, SOIC or TSSOP Package | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. †Derating — Plastic DIP: – 10 mW/°C from 65° to 125°C SOIC Package: – 7 mW/°C from 65° to 125°C TSSOP Package: – 6.1 mW/°C from 65° to 125°C #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | | |------------------------------------|----------------------------------------------------------------------------------|-----|-------------|--------------------|----| | V <sub>CC</sub> | DC Supply Voltage (Referenced to GND) | | | 6.0 | V | | V <sub>in</sub> , V <sub>out</sub> | DC Input Voltage, Output Voltage (Referenced to GND) | | | V <sub>CC</sub> | V | | T <sub>A</sub> | Operating Temperature, All Package Types | | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time $V_{CC} = 2.0$ (Figure 1) $V_{CC} = 4.5$ $V_{CC} = 6.0$ | 5 V | 0<br>0<br>0 | 1000<br>500<br>400 | ns | ### DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Gu | aranteed Li | mit | | |-----------------|----------------------------------|--------------------------------------------------|----------------------|-----------------|----------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input Voltage | $V_{out} = V_{CC} - 0.1 \text{ V}$ | 2.0 | 1.5 | 1.5 | 1.5 | V | | | | $ I_{out} \le 20 \mu\text{A}$ | 3.0 | 2.1 | 2.1 | 2.1 | | | | | | 4.5 | 3.15 | 3.15 | 3.15 | | | | | | 6.0 | 4.2 | 4.2 | 4.2 | | | V <sub>IL</sub> | Maximum Low-Level Input Voltage | V <sub>out</sub> = 0.1 V | 2.0 | 0.5 | 0.5 | 0.5 | V | | | | $ I_{out} \le 20 \mu A$ | 3.0 | 0.9 | 0.9 | 0.9 | | | | | | 4.5 | 1.35 | 1.35 | 1.35 | | | | | | 6.0 | 1.8 | 1.8 | 1.8 | | | V <sub>OH</sub> | Minimum High-Level Output | $V_{in} = V_{IH}$ | 2.0 | 1.9 | 1.9 | 1.9 | V | | | Voltage | $ I_{out} \le 20 \mu A$ | 4.5 | 4.4 | 4.4 | 4.4 | | | | | | 6.0 | 5.9 | 5.9 | 5.9 | | | | | $V_{in} = V_{IH}$ $ I_{out} \le 2.4 \text{ mA}$ | 3.0 | 2.48 | 2.34 | 2.2 | | | | | $ I_{out} \le 6.0 \text{ mA}$ | 4.5 | 3.98 | 3.84 | 3.7 | | | | | $ I_{\text{out}} \le 7.8 \text{ mA}$ | 6.0 | 5.48 | 5.34 | 5.2 | | | V <sub>OL</sub> | Maximum Low-Level Output | $V_{in} = V_{IL}$ | 2.0 | 0.1 | 0.1 | 0.1 | V | | | Voltage | I <sub>out</sub> ≤ 20 μA | 4.5 | 0.1 | 0.1 | 0.1 | | | | | | 6.0 | 0.1 | 0.1 | 0.1 | | | | | $V_{in} = V_{IL}$ $ I_{out} \le 2.4 \text{ mA}$ | 3.0 | 0.26 | 0.33 | 0.4 | | | | | $ I_{\text{out}} \le 6.0 \text{ mA}$ | 4.5 | 0.26 | 0.33 | 0.4 | | | | | $ I_{out} \le 7.8 \text{ mA}$ | 6.0 | 0.26 | 0.33 | 0.4 | | ## DC ELECTRICAL CHARACTERISTICS (Voltages Referenced to GND) | | | | | Guaranteed Limit | | | | |-----------------|------------------------------------------------|-------------------------------------------------|----------------------|------------------|----------------|---------|------| | Symbol | Parameter | Test Conditions | V <sub>CC</sub><br>V | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | I <sub>in</sub> | Maximum Input Leakage Current | V <sub>in</sub> = V <sub>CC</sub> or GND | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | I <sub>CC</sub> | Maximum Quiescent Supply Current (per Package) | $V_{in} = V_{CC}$ or GND<br>$I_{out} = 0 \mu A$ | 6.0 | 4.0 | 40 | 160 | μΑ | # AC ELECTRICAL CHARACTERISTICS ( $C_L = 50 \ pF$ , Input $t_r = t_f = 6.0 \ ns$ ) | | | | Guaranteed Limit | | | | |--------------------------------------|--------------------------------------------------------------|--------------------------|-----------------------|------------------------|------------------------|------| | Symbol | Parameter | V <sub>CC</sub> | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | f <sub>max</sub> | Maximum Clock Frequency (50% Duty Cycle) (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 6.0<br>15<br>30<br>35 | 5.0<br>10<br>24<br>28 | 4.0<br>8.0<br>20<br>24 | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Maximum Propagation Delay, Clock to Q (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 145<br>90<br>29<br>25 | 180<br>120<br>36<br>31 | 220<br>140<br>44<br>38 | ns | | t <sub>PHL</sub> | Maximum Propagation Delay, Reset to Q (Figures 2 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 145<br>90<br>29<br>25 | 180<br>120<br>36<br>31 | 220<br>140<br>44<br>38 | ns | | t <sub>TLH</sub><br>t <sub>THL</sub> | Maximum Output Transition Time, Any Output (Figures 1 and 4) | 2.0<br>3.0<br>4.5<br>6.0 | 75<br>27<br>15<br>13 | 95<br>32<br>19<br>16 | 110<br>36<br>22<br>19 | ns | | C <sub>in</sub> | Maximum Input Capacitance | | 10 | 10 | 10 | pF | | | | Typical @ 25°C, V <sub>CC</sub> = 5.0 V | | |----------|-----------------------------------------------------|-----------------------------------------|----| | $C_{PD}$ | Power Dissipation Capacitance (Per Enabled Output)* | 48 | pF | <sup>\*</sup>Used to determine the no–load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . # **TIMING REQUIREMENTS** ( $C_L = 50 \text{ pF}$ , Input $t_r = t_f = 6.0 \text{ ns}$ ) | | | | | | ( | Guarante | ed Limi | t | | | |---------------------------------|------------------------------------------------|--------|--------------------------|--------------------------|---------------------------|--------------------------|---------------------------|--------------------------|---------------------------|------| | | | | v <sub>cc</sub> | – 55 to | 25°C | ≤ 8 | 5°C | ≤ 12 | 25°C | | | Symbol | Parameter | Figure | Volts | Min | Max | Min | Max | Min | Max | Unit | | t <sub>su</sub> | Minimum Setup Time, Data to Clock | 3 | 2.0<br>3.0<br>4.5 | 60<br>23<br>12 | | 75<br>27<br>15 | | 90<br>32<br>18 | | ns | | t <sub>h</sub> | Minimum Hold Time, Clock to Data | 3 | 6.0<br>2.0 | 10<br>3.0 | | 13<br>3.0 | | 15<br>3.0 | | ns | | - n | William Hold Fillie, Glock to Bata | | 3.0<br>4.5<br>6.0 | 3.0<br>3.0<br>3.0 | | 3.0<br>3.0<br>3.0 | | 3.0<br>3.0<br>3.0 | | 113 | | t <sub>rec</sub> | Minimum Recovery Time, Reset Inactive to Clock | 2 | 2.0<br>3.0<br>4.5<br>6.0 | 5.0<br>5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0<br>5.0 | | 5.0<br>5.0<br>5.0<br>5.0 | | ns | | t <sub>w</sub> | Minimum Pulse Width, Clock | 1 | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10 | | 75<br>27<br>15<br>13 | | 90<br>32<br>18<br>15 | | ns | | t <sub>w</sub> | Minimum Pulse Width, Reset | 2 | 2.0<br>3.0<br>4.5<br>6.0 | 60<br>23<br>12<br>10 | | 75<br>27<br>15<br>13 | | 90<br>32<br>18<br>15 | | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and Fall Times | 1 | 2.0<br>3.0<br>4.5<br>6.0 | | 1000<br>800<br>500<br>400 | | 1000<br>800<br>500<br>400 | | 1000<br>800<br>500<br>400 | ns | #### **SWITCHING WAVEFORMS** Figure 1. Figure 2. Figure 3. \*Includes all probe and jig capacitance Figure 4. Test Circuit Figure 5. Expanded Logic Diagram #### **PACKAGE DIMENSIONS** PDIP-20 **N SUFFIX** PLASTIC DIP PACKAGE CASE 738-03 ISSUE E #### NOTES: - IOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | INC | INCHES MILLIM | | | | |-----|-----------|---------------|-------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | | В | 0.240 | 0.260 | 6.10 | 6.60 | | | C | 0.150 | 0.180 | 3.81 | 4.57 | | | D | 0.015 | 0.022 | 0.39 | 0.55 | | | E | 0.050 | 0.050 BSC | | BSC | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | | G | 0.100 BSC | | 2.54 | BSC | | | J | 0.008 | 0.015 | 0.21 | 0.38 | | | K | 0.110 | 0.140 | 2.80 | 3.55 | | | L | 0.300 | BSC | 7.62 | BSC | | | M | 0° | 15° | 0° | 15° | | | N | 0.020 | 0.040 | 0.51 | 1.01 | | #### SOIC-20 **DW SUFFIX** CASE 751D-05 **ISSUE G** - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. 3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE. 5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | |-----|-------------|-------|--| | DIM | MIN | MAX | | | Α | 2.35 | 2.65 | | | A1 | 0.10 | 0.25 | | | В | 0.35 | 0.49 | | | С | 0.23 | 0.32 | | | D | 12.65 | 12.95 | | | E | 7.40 | 7.60 | | | е | 1.27 | BSC | | | Н | 10.05 | 10.55 | | | h | 0.25 | 0.75 | | | L | 0.50 | 0.90 | | | θ | 0 ° | 7 ° | | #### **PACKAGE DIMENSIONS** #### TSSOP-20 **DT SUFFIX** CASE 948E-02 **ISSUE C** - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE - 3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. 4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION. SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY. 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-. | | MILLIN | IETERS | INCHES | | |-----|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 6.40 | 6.60 | 0.252 | 0.260 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.27 | 0.37 | 0.011 | 0.015 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | # - 7.06 **SOLDERING FOOTPRINT** #### PACKAGE DIMENSIONS SOEIAJ-20 **F SUFFIX** CASE 967-01 **ISSUE A** #### NOTES - DIMENSIONING AND TOLERANCING PER ANSI - DIMENSIONING AUTO . . Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. DIMENSIONS D AND E DO NOT INCLUDE CONTROLLING DIMENSIONS D AND ARE . DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE - MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. I. TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. 5. THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018). | | MILLIN | IETERS | INCHES | | |----------------|----------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | | 2.05 | | 0.081 | | A <sub>1</sub> | 0.05 | 0.20 | 0.002 | 0.008 | | b | 0.35 | 0.50 | 0.014 | 0.020 | | C | 0.15 | 0.25 | 0.006 | 0.010 | | D | 12.35 | 12.80 | 0.486 | 0.504 | | E | 5.10 | 5.45 | 0.201 | 0.215 | | е | 1.27 BSC | | 0.050 BSC | | | HE | 7.40 | 8.20 | 0.291 | 0.323 | | L | 0.50 | 0.85 | 0.020 | 0.033 | | LE | 1.10 | 1.50 | 0.043 | 0.059 | | M | 0 ° | 10 ° | 0 ° | 10° | | $Q_1$ | 0.70 | 0.90 | 0.028 | 0.035 | | Z | | 0.81 | | 0.032 | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the polar or other applications intended to surgical implications which the failure of the SCILLC expects existing where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303–675–2175 or 800–344–3860 Toll Free USA/Canada **Fax**: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: # **ON Semiconductor:** MC74HC273ADT MC74HC273ADTR2 MC74HC273ADW MC74HC273ADWR2 MC74HC273AF MC74HC273AFEL MC74HC273AN