# THIS SPEC IS OBSOLETE Spec No: 001-08350 Spec Title: CY7C1061DV18, 16-MBIT (1M X 16) STATIC RAM Replaced by: None # 16-Mbit (1M × 16) Static RAM #### **Features** - High Speed □ t<sub>AA</sub> = 15 ns - Low Active Power □ I<sub>CC</sub> = 150 mA at 67 MHz - Low complementary metal oxide semiconductor (CMOS) Standby Power - $\square$ I<sub>SB2</sub> = 25 mA - Operating voltages of 1.7 V to 2.2 V - 1.5 V data retention - Automatic power-down when deselected - Transistor-transistor logic (TTL) compatible inputs and outputs - Easy memory expansion with CE<sub>1</sub> and CE<sub>2</sub> features - Available in Pb-free 54-pin thin small outline package (TSOP) Type II package #### **Functional Description** The CY7C1061DV18 is a high performance CMOS Static RAM (SRAM) organized as 1,048,576 words by 16 bits. To write to the device, enable the $\underline{\mathrm{chip}}(\overline{\mathrm{CE}_1}\ \mathsf{LOW}\ \mathsf{and}\ \mathsf{CE}_2\ \mathsf{HIGH})$ while forcing the Write Enable (WE) input LOW. If Byte Low Enable (BLE) is LOW, then data from I/O pins (I/O $_0$ through I/O $_7$ ), is written into the location specified on the address pins (A $_0$ through A $_{19}$ ). If Byte High Enable (BHE) is LOW, then data from I/O pins (I/O $_8$ through I/O $_{15}$ ) is written into the location specified on the address pins (A $_0$ through A $_{19}$ ). To read from the device, enable the chip by taking $\overline{CE}_1$ LOW and CE<sub>2</sub> HIGH while forcing the Output Enable ( $\overline{OE}$ ) LOW and the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable (BLE) is LOW, then data from the memory location specified by the address pins appears on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable (BHE) is LOW, then data from memory appears on I/O<sub>8</sub> to I/O<sub>15</sub>. See the Truth Table on page 11 for a complete description of Read and Write modes. The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high impedance state when the device is deselected ( $\overline{CE}_1$ HIGH/ $\overline{CE}_2$ LOW), the outputs are disabled ( $\overline{OE}$ HIGH), the BHE and $\overline{BLE}$ are disabled ( $\overline{BHE}$ , $\overline{BLE}$ HIGH), or during a Write operation ( $\overline{CE}_1$ LOW, $\overline{CE}_2$ HIGH, and $\overline{WE}$ LOW). The CY7C1061DV18 is available in a 54-pin TSOP II pinout. For a complete list of related documentation, click here. ### Logic Block Diagram #### **Contents** | Selection Guide | 3 | |--------------------------------|---| | Pin Configurations | | | Maximum Ratings | | | Operating Range | | | DC Electrical Characteristics | | | Capacitance | | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Data Retention Characteristics | | | Data Retention Waveform | | | AC Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering information | | |-----------------------------------------|----| | Ordering Code Definitions | 12 | | Package Diagram | | | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 17 | | Worldwide Sales and Design Support | 17 | | Products | 17 | | PSoC® Solutions | 17 | | Cypress Developer Community | 17 | | Technical Support | | #### **Selection Guide** | Description | -15 | Unit | |------------------------------|-----|------| | Maximum access time | 15 | ns | | Maximum operating current | 150 | mA | | Maximum CMOS standby current | 25 | mA | ## **Pin Configurations** Figure 1. 54-pin TSOP II pinout (Top View) #### **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......—65 °C to +150 °C Ambient temperature with power applied ...... –55 °C to +125 °C Supply voltage on $V_{CC}$ to relative GND $^{[1]}$ ......-0.2 V to +2.45 V DC voltage applied to outputs in High Z state [1] .....-0.2 V to +2.45 V | DC input voltage [1] | 0.2 V to +2.45 V | |---------------------------------------------------------|------------------| | Current into outputs (LOW) | 20 mA | | Static discharge voltage (per MIL-STD-883, method 3015) | >2001 V | | Latch-up current | >200 mA | ### **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|-----------------| | Industrial | –40 °C to +85 °C | 1.7 V to 2.2 V | #### **DC Electrical Characteristics** Over the Operating Range | Doromotor | Description | Test Conditions | -1 | Unit | | |------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|------| | Parameter | Description | Test Conditions | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | $Min V_{CC}, I_{OH} = -0.1 \text{ mA}$ | 1.4 | - | V | | V <sub>OL</sub> | Output LOW voltage | $Min V_{CC}, I_{OL} = 0.1 mA$ | - | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | | 1.4 | V <sub>CC</sub> + 0.2 | V | | V <sub>IL</sub> | Input LOW voltage <sup>[1]</sup> | | -0.2 | 0.4 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_{IN} \le V_{CC}$ | -1 | +1 | μΑ | | l <sub>OZ</sub> | Output leakage current | $GND \le V_{OUT} \le V_{CC}$ , output disabled | -1 | +1 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | Max V <sub>CC</sub> , f = f <sub>MAX</sub> = 1/t <sub>RC</sub> ,<br>I <sub>OUT</sub> = 0 mA CMOS levels | _ | 150 | mA | | I <sub>SB1</sub> | Automatic CE power-down current – TTL inputs | $\overline{CE}_1 \ge V_{IH}$ , $CE_2 \le V_{IL}$ , $Max V_{CC}$ , $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{MAX}$ | - | 30 | mA | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | | | 25 | mA | <sup>1.</sup> $V_{IL}$ (min) = -2.0 V for pulse durations of less than 20 ns. ### Capacitance | Parameter [2] | Description | Test Conditions | 54-pin TSOP II | Unit | |------------------|-------------------|------------------------------------------------------------------------------|----------------|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}$ , $f = 1 \text{MHz}$ , $V_{CC} = 1.8 \text{V}$ . | 6 | pF | | C <sub>OUT</sub> | I/O capacitance | | 8 | pF | ### **Thermal Resistance** | Parameter | [2] | Description | Test Conditions | 54-pin TSOP II | Unit | |-------------------|-----|------------------------------------------|-------------------------------------------------------------------------|----------------|------| | $\Theta_{JA}$ | | Thermal resistance (junction to ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 76.15 | °C/W | | $\Theta_{\sf JC}$ | | Thermal resistance (junction to case) | | 14.15 | °C/W | #### **AC Test Loads and Waveforms** - Tested initially and after any design or process changes that may affect these parameters. Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (1.5 V). 150 μs (t<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 1.5 V) voltage. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | Typ <sup>[4]</sup> | Max | Unit | |---------------------------------|--------------------------------------|---------------------------------------------------------------------------|-----------------|--------------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1.5 | - | - | V | | I <sub>CCDR</sub> | Data retention current | V <sub>CC</sub> = 1.5 V, | | | 25 | mA | | | | $\overline{CE}_1 \ge V_{CC} - 0.2 \text{ V}, CE_2 \le 0.2 \text{ V},$ | _ | _ | | | | | | $V_{IN} \ge V_{CC} - 0.2 \text{ V}, \text{ or } V_{IN} \le 0.2 \text{ V}$ | | | | | | t <sub>CDR</sub> <sup>[5]</sup> | Chip deselect to data retention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[6]</sup> | Operation recovery time | | t <sub>RC</sub> | _ | _ | ns | #### **Data Retention Waveform** Figure 3. Data Retention Waveform #### Notes - 4. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 5. Tested initially and after any design or process changes that may affect these parameters. 6. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. ## **AC Switching Characteristics** Over the Operating Range | Parameter [7] | Description | -1 | -15 | | |--------------------|------------------------------------------------------------------|-----|-----|------| | Parameter 111 | Description | Min | Max | Unit | | Read Cycle | | | | | | t <sub>power</sub> | V <sub>CC</sub> (typical) to the first access [8] | 150 | _ | μS | | t <sub>RC</sub> | Read cycle time | 15 | - | ns | | t <sub>AA</sub> | Address to data valid | - | 15 | ns | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to data valid | - | 15 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 7 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z | 1 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [9] | _ | 7 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Low Z <sup>[9]</sup> | 3 | _ | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to High Z [9] | _ | 7 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Power-up [10] | 0 | _ | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to Power-down [10] | _ | 15 | ns | | t <sub>DBE</sub> | Byte Enable to data valid | _ | 7 | ns | | t <sub>LZBE</sub> | Byte Enable to Low Z | 1 | _ | ns | | t <sub>HZBE</sub> | Byte Disable to High Z | _ | 7 | ns | | Write Cycle [11 | , 12] | | | • | | t <sub>WC</sub> | Write cycle time | 15 | _ | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to write end | 10 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 10 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE pulse width | 10 | | ns | | t <sub>SD</sub> | Data setup to write end | 7 | - | ns | | t <sub>HD</sub> | Data hold from write end | 0 | - | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[13]</sup> | 3 | - | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[13]</sup> | - | 7 | ns | | t <sub>BW</sub> | Byte enable to end of write | 10 | _ | ns | - Test conditions assume signal transition time of 3 ns or less, timing reference levels of 0.9 V, input pulse levels of 0 to 1.8 V. Test conditions for the Read cycle use output loading shown in part a) of the Figure 2, unless specified otherwise. t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed. t<sub>HZOE</sub>, t<sub>HZVE</sub>, t<sub>HZBE</sub>, and t<sub>LZOE</sub>, t<sub>LZCE</sub>, t<sub>LZWE</sub>, t<sub>LZBE</sub> are specified with a load capacitance of 5 pF as in (b) of Figure 2. Transition is measured ±200 mV from steady-state voltage. These parameters are guaranteed by design and are not tested. The internal Write time of the memory is defined by the overlap of CE<sub>1</sub> LOW (CE<sub>2</sub> HIGH) and WE LOW. Chip enables must be active and WE and byte enables must be LOW to initiate a Write, and the transition of any of these signals can terminate the Write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the Write. edge of the signal that terminates the Write. - The minimum Write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. t<sub>HZOE</sub>, t<sub>HZWE</sub>, t<sub>HZWE</sub>, t<sub>HZWE</sub>, t<sub>HZWE</sub>, t<sub>LZCE</sub>, t<sub>LZWE</sub>, t<sub>LZWE</sub>, are specified with a load capacitance of 5 pF as in (b) of Figure 2. Transition is measured ±200 mV from steady-state voltage. ### **Switching Waveforms** Figure 4. Read Cycle No. 1 [14, 15] Figure 5. Read Cycle No. 2 (OE Controlled) [16, 17] - 14. Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 100 μs or stable at V<sub>CC(min)</sub> ≥ 100 μs. 15. Device is continuously selected. OE, OE, BHE and/or BHE = V<sub>IL</sub>. CE<sub>2</sub> = V<sub>IH</sub>. - 16. WE is HIGH for Read cycle. - 17. Address valid prior to or coincident with $\overline{\text{CE}}_1$ transition LOW and $\text{CE}_2$ transition HIGH. ### **Switching Waveforms**(continued) Figure 6. Write Cycle No. 1 ( $\overline{\text{CE}}$ Controlled) [18, 19, 20] Figure 7. Write Cycle No. 2 (BLE or BHE Controlled) Notes 18. Data I/O is high impedance if $\overline{OE}$ or $\overline{BHE}$ and/or $\overline{BLE} = V_{IH}$ . <sup>19.</sup> If $\overline{CE}_1$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high impedance state. 20. $\overline{CE}$ is the logical combination of $\overline{CE}_1$ and $\overline{CE}_2$ . When $\overline{CE}_1$ is LOW and $\overline{CE}_2$ is HIGH, $\overline{CE}$ is LOW; when $\overline{CE}_1$ is HIGH or $\overline{CE}_2$ is LOW, $\overline{CE}$ is HIGH. ## **Switching Waveforms**(continued) Figure 8. Write Cycle No. 3 (WE Controlled, OE Low) [21, 22, 23] Notes 21. Data I/O is high impedance if $\overline{OE}$ or $\overline{BHE}$ and/or $\overline{BLE}$ = $V_{IH}$ . 22. If $\overline{CE}_1$ goes HIGH simultaneously with $\overline{WE}$ going HIGH, the output remains in a high impedance state. 23. $\overline{CE}$ is a shorthand combination of both $\overline{CE}_1$ and $CE_2$ combined. It is active LOW. ## **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> -I/O <sub>15</sub> | Mode | Power | |-----------------|-----------------|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Χ | Χ | Χ | X | High Z | High Z | Power-down | Standby (I <sub>SB</sub> ) | | Х | L | Χ | X | X | Х | High Z | High Z | Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Г | H | 4 | L | Data out | Data out | Read all bits | Active (I <sub>CC</sub> ) | | L | Н | L | H | L | Н | Data out | High Z | Read lower bits only | Active (I <sub>CC</sub> ) | | L | Н | ۲ | I | Н | L | High Z | Data out | Read upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Х | L | L | L | Data in | Data in | Write all bits | Active (I <sub>CC</sub> ) | | L | Н | Х | L | L | Н | Data in | High Z | Write lower bits only | Active (I <sub>CC</sub> ) | | L | Н | X | L | Н | L | High Z | Data in | Write upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | X | X | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |---------------|---------------------|--------------------|--------------------------|-----------------| | 15 | CY7C1061DV18-15ZSXI | 51-85160 | 54-pin TSOP II (Pb-free) | Industrial | ### **Ordering Code Definitions** ## **Package Diagram** #### Figure 9. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm) Package Outline, 51-85160 ### 54 Lead TSOP TYPE II - STANDARD 51-85160 \*E ## **Acronyms** | Acronym | Description | | | | | |---------|-----------------------------------------|--|--|--|--| | CMOS | Complementary Metal Oxide Semiconductor | | | | | | I/O | Input/Output | | | | | | SRAM | Static Random Access Memory | | | | | | TSOP | Thin Small Outline Package | | | | | | TTL | Transistor-Transistor Logic | | | | | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | | | | | |--------|-----------------|--|--|--|--| | °C | degree Celsius | | | | | | MHz | megahertz | | | | | | μΑ | microampere | | | | | | mA | milliampere | | | | | | ns | nanosecond | | | | | | Ω | ohm | | | | | | pF | picofarad | | | | | | V | volt | | | | | | W | watt | | | | | ## **Document History Page** | | cument Title: CY7C1061DV18, 16-Mbit (1M × 16) Static RAM | | | | | | |------|----------------------------------------------------------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | | | | ** | 469420 | See ECN | NXR | New data sheet. | | | | *A | 2761557 | 09/09/2009 | VKN | Rearranged sections for better clarity. | | | | *B | 2800121 | 11/06/2009 | VKN | Changed status from Final to Preliminary. Updated Selection Guide: Changed value of "Maximum operating current" from 100 mA to 150 mA. Updated Thermal Resistance: Replaced TBD with values for both $\Theta_{JA}$ and $\Theta_{JC}$ parameters. Updated Data Retention Characteristics: Changed minimum value of $V_{DR}$ parameter from 1.2 V to 1.5 V. Updated AC Switching Characteristics: Changed minimum value of $t_{LZOE}$ parameter from 0 ns to 1 ns. Changed minimum value of $t_{LZDE}$ parameter from 0 ns to 1 ns. Changed minimum value of $t_{LZCE}$ parameter from 0 ns to 3 ns. Updated Package Diagram: Replaced "6 × 8 × 1 mm FBGA package" with "8 × 9.5 × 1 mm FBGA package" (Removed spec 51-85150 *D and added spec 51-85178 *A). | | | | *C | 2915361 | 04/16/2010 | VKN | Changed status from Preliminary to Final. Removed 48-ball FBGA package related information in all instances across the document. Updated links in Sales, Solutions, and Legal Information | | | | *D | 2923463 | 04/27/2010 | RAME | Post to external web. | | | | *E | 3109102 | 12/13/2010 | PRAS | Added Ordering Code Definitions. | | | | *F | 3147322 | 01/19/2011 | PRAS | Added Acronyms and Units of Measure. Updated to new template. | | | | *G | 3387026 | 09/29/2011 | TAVA | Minor technical edits. Updated Package Diagram. | | | | *H | 4217075 | 12/11/2013 | MEMJ | Updated Features: Added 48-ball VFBGA package related information. Updated Functional Description: Added 48-ball VFBGA package related information. Updated Pin Configurations: Added 48-ball VFBGA package related information. Updated Ordering Information (Updated part numbers). Updated Package Diagram: spec 51-85160 – Changed revision from *C to *D. Added 48-ball VFBGA package related information. Updated to new template. | | | | * | 4548836 | 10/22/2014 | MEMJ | Updated Package Diagram: spec 51-85160 – Changed revision from *D to *E. Completing Sunset Review. | | | | *J | 4573121 | 11/18/2014 | MEMJ | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. | | | # **Document History Page(continued)** | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | |------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *K | 4987892 | 10/26/2015 | NILE | Removed 48-ball VFBGA package related information in all instances across the document. Updated Thermal Resistance: Changed value of $\Theta_{JA}$ parameter corresponding to TSOP II package from 24.18 °C/W to 76.15 °C/W. Changed value of $\Theta_{JC}$ parameter corresponding to TSOP II package from 5.40 °C/W to 14.15 °C/W. Updated Ordering Information: Updated part numbers. Updated part numbers. Updated Package Diagram: Removed spec 51-85178 *C. Updated to new template. Completing Sunset Review. | | *L | 5500113 | 10/28/2016 | NILE | Obsolete document. Completing Sunset Review. | #### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training #### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2010-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-08350 Rev. \*L # **Mouser Electronics** **Authorized Distributor** Click to View Pricing, Inventory, Delivery & Lifecycle Information: Cypress Semiconductor: <u>CY7C1061DV18-15ZSXIT</u> <u>CY7C1061DV18-15ZSXI</u>